# FRONTGRADE DATASHEET UT54ACTS220 Clock and Wait-State Generation Circuit 10/30/2023 Version #: ### **Features** - 1.2μ CMOS - > Latchup immune - · High speed - Low power consumption - · Single 5-volt supply - · Available QML Q or V processes - Flexible package - > 14-pin DIP - > 14-lead flatpack - UT54ACTS220 SMD 5962-96753 ## **Description** The UT54ACTS220 is designed to be a companion chip to Frontgrade's UT69151 S $\mu$ MMIT family for the purpose of generating clock and wait-state signals. The device contains a divide by two circuit that accepts TTL input levels and drives CMOS output buffers. The chip accepts a 48MHz clock and generates a 24MHz clock. The 48MHz clock can have a duty cycle that varies by $\pm$ 20%. The UT54ACT220 generates a 24MHz clock with a $\pm$ 5% duty cycle variation. The wait-state circuit generates a single wait-state by delaying the falling edge of $\overline{\text{DTACK}}$ into the S $\mu$ MMIT. The clock/timing device generates $\overline{\text{DTACK}}$ from the falling edge of input $\overline{\text{RCS}}$ which is synchronized by the falling edge of 24MHz. The S $\mu$ MMIT drives inputs $\overline{\text{RCS}}$ and $\overline{\text{DMACK}}$ . The devices are characterized over full military temperature range of -55°C to +125°C. # **Logic Symbol** #### Note: 1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## **Pinouts** Figure 1: 14-Pin DIP Top View Figure 2: 14-Lead Flatpack Top View # **Pin Description** | Pin Number | Pin Name | Description | |------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | CLKOUT | Buffered version of CLKIN. | | 3 | CLKOUT | Inverted version of CLKIN. | | 4 | CLKIN | Clock Input. This signal can be any arbitrary signal that the user wishes to buffer. | | 6 | 48MHz | 48MHz Clock. The 24MHz clock is created by dividing this signal by two. | | 8 | DMACK | DMA Acknowledge. This input is generated by the SµMMIT. When high, this signal will cause DTACK output to be forced high. | | 9 | RCS | RAM Chip Select. This input is generated by the SµMMIT. | | 10 | MRST | Master Reset. This input can be used to preset 24MHz, DTACK and TEST. For normal operation tie MRST to V <sub>DD</sub> through a resistor. | | 11 | TEST | Test output signal. | | 12 | DTACK | Data Transfer Acknowledge. This signal can be used to drive the $\overline{\text{DTACK}}$ signal of the SµMMIT if the user requires one wait state during the memory transfer. | | 13 | 24MHz | 24MHz Clock. This output runs at half the frequency of the 48MHz input. The falling edge of 24MHz is the signal that latches the $\overline{\text{DTACK}}$ outputs. 24MHz is forced high whenever $\overline{\text{MRST}}$ is low. Properly loaded, 24MHz will have a 50% duty cycle $\pm$ 5%. | # Functional Timing: Single SµMMIT Wait-State For both read and write memory cycles, DTACK is an input to the SμMMIT E and SμMMIT LXE/DXE. A non-wait state memory requires two clock cycles, T1 and T2 of figure 1. For accessing slower memory devices, the UT54ACTS220 holds DTACK to a logical "1". This results in the stretching of memory cycles by one clock to three clock cycles, TW of figure 1. The SμMMIT E and SμMMIT LXE/DXE samples the DTACK on the rising edge of the 24 MHz clock. If DTACK is not generated before the rising edge of the clock, the SμMMIT E and SμMMIT LXE/DXE extends the memory cycle. Figure 3: Functional Timing # **Logic Diagram** # **Operational Environment** | Parameter | Limit | Units | |------------------------------|--------|-------------------------| | Total Dose | 1.0E6 | rads(Si) | | SEU Threshold <sup>1</sup> | 80 | MeV-cm <sup>2</sup> /mg | | SEL Threshold | >120 | MeV-cm <sup>2</sup> /mg | | Neutron Fluence <sup>2</sup> | 1.0E14 | n/cm² | #### Notes: - 1. Device storage elements are immune to SEU affects. - 2. Not tested, inherent of CMOS technology. # **Absolute Maximum Ratings** | Symbol | Parameter | Limit | Units | |------------------|----------------------------------------|------------------------------|-------| | V <sub>DD</sub> | Supply voltage | -0.3 to 7.0 | V | | V <sub>I/O</sub> | Voltage any pin | -0.3 to V <sub>DD</sub> +0.3 | V | | T <sub>STG</sub> | Storage Temperature range -65 to +150 | | | | T <sub>J</sub> | Maximum junction temperature | +175 | °C | | T <sub>LS</sub> | Lead temperature (soldering 5 seconds) | +300 | °C | | Өлс | Thermal resistance junction to case 20 | | °C/W | | I <sub>1</sub> | DC input current ±10 | | mA | | P <sub>D</sub> | Maximum power dissipation | 1 | w | #### Note: 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | Symbol | Parameter | Limit | Units | |-----------------|-----------------------|----------------------|-------| | V <sub>DD</sub> | Supply voltage | 4.5 to 5.5 | V | | V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V | | T <sub>C</sub> | Temperature range | -55 to + 125 | °C | | 48MHz | Duty Cycle | 50 ± 20% | MHz | ## **DC Electrical Characteristics**<sup>7</sup> $(V_{DD} = 5.0V \pm 10\%; V_{SS} = 0V^6, -55^{\circ}C < TC < +125^{\circ}C);$ Unless otherwise noted, $T_C$ is per the temperature range ordered. | Symbol | Parameter | Condition | MIN | MAX | Unit | |--------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-------------|--------| | V <sub>IL</sub> | Low-level input voltage <sup>1</sup> TTL | | | 0.8 | V | | V <sub>IH</sub> | High-level input voltage <sup>1</sup> TTL | | 2.25 | | V | | I <sub>IN</sub> | Input leakage current<br>TTL | $V_{DD} = 5.5V$<br>$V_{IN} = V_{DD}$ or $V_{SS}$ | -1 | 1 | μΑ | | V <sub>OL1</sub> | Low-level output voltage <sup>3</sup> Except CLKOUT/CLKOUT | $I_{OL} = 8.0 \text{mA}$ $V_{DD} = 4.5 \text{V}$ $I_{OL} = 100 \mu \text{A}$ | | 0.4<br>0.25 | V | | V <sub>OH1</sub> | High-level output voltage <sup>3</sup> Except CLKOUT/CLKOUT | I <sub>OH</sub> = -8.0mA, V <sub>DD</sub> = 4.5V | 3.15 | | V | | V <sub>OL2</sub> | CLKOUT/CLKOUT<br>Low-level output voltage <sup>3</sup> | IOL = 100μA | | 0.25 | V | | V <sub>OH2</sub> | CLKOUT/CLKOUT High-level output voltage <sup>3</sup> | Ι <sub>ΟΗ</sub> = -100μΑ | 4.25 | | V | | I <sub>OS</sub> | Short-circuit output current <sup>2,4</sup> | $V_O = V_{DD}$ and $V_{SS}$<br>$V_{DD} = 5.5V$ | | +300 | mA | | I <sub>OL1</sub> | Output current <sup>10</sup> (Sink), Except CLKOUT/CLKOUT | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{OL} = 0.4V$ | 8 | | mA | | I <sub>OH1</sub> | Output current <sup>10</sup> (Source), Except CLKOUT/CLKOUT | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD} - 0.4V$ | -8 | | mA | | I <sub>OL2</sub> | CLKOUT/CLKOUT Output current <sup>10</sup> (Sink) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$ | 12 | | mA | | I <sub>OH2</sub> | CLKOUT/CLKOUT Output current <sup>10</sup> (Source) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD} - 0.4V$ | -12 | | mA | | I <sub>IH</sub> | Input current high | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{IN} = 5.5V$ | | +1.0 | μΑ | | I <sub>IL</sub> | Input current low | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{IN} = V_{SS}$ | | -1.0 | μΑ | | P <sub>total</sub> | Power dissipation <sup>2,8,9</sup> | C <sub>L</sub> = 50pF | | 1.0 | mW/MHz | | I <sub>DDQ</sub> | Quiescent Supply Current | $V_{DD} = 5.5V$<br>$V_{IN} = V_{DD}$ or $V_{SS}$ | | 10 | μΑ | | $\Delta I_{DDQ}$ | Quiescent Supply Current Delta | For input under test<br>$V_{IN} = V_{DD} - 2.1V$<br>For all other inputs<br>$V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{DD} = 5.5V$ | | 1.6 | mA | | C <sub>IN</sub> | Input capacitance <sup>5</sup> | f = 1MHz @ 0V | | 15 | pF | | C <sub>OUT</sub> | Output capacitance <sup>5</sup> | f = 1MHz @ 0V | | 15 | pF | #### Notes: - 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: $V_{IH} = V_{IH}(min) + 20\%$ , -0%; $V_{IL} = V_{IL}(max) + 0\%$ , -50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to $V_{IH}(min)$ and $V_{IL}(max)$ . - 2. Supplied as a design limit but not guaranteed or tested. - 3. Per MIL-PRF-38535, for current density ≤5.0E5 amps/cm², the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/MHz. - 4. Not more than one output may be shorted at a time for maximum duration of one second. - 5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum. - 6. Maximum allowable relative shift equals 50mV. - 7. All specifications valid for radiation dose ≤ 1E6 rads(Si). - 8. Power does not include power contribution of any TTL output sink current. - 9. Power dissipation specified per switching output. - 10. This value is guaranteed based on characterization data, but not tested. ## **AC Electrical Diagram** ## **AC Electrical Characteristics<sup>2</sup>** $(V_{DD} = 5.0V \pm 10\%; V_{SS} = 0V^1, -55^{\circ}C < T_C < +125^{\circ}C);$ Unless otherwise noted, $T_C$ is per the temperature range ordered. | Symbol | Parameter | Minimum | Maximum | Units | |-------------------------------|-----------------------------------------------------------------------|---------|---------|-------| | t <sub>PHL</sub> <sup>1</sup> | 48MHz ↑ to 24MHz ↓ | 0 | 15 | ns | | t <sub>PLH</sub> <sup>1</sup> | 48MHz ↑ to 24MHz ↑ | 0 | 15 | ns | | t <sub>PHL</sub> <sup>2</sup> | 24MHz ↓ to DTACK ↓ | 0 | 7 | ns | | t <sub>PLH</sub> <sup>2</sup> | 24MHz ↓ to DTACK ↑ | 0 | 6 | ns | | t <sub>PLH</sub> <sup>3</sup> | DMACK ↑ to DTACK ↑ | 3 | 16 | ns | | t <sub>PLH</sub> <sup>4</sup> | MRST ↓ to 24MHz ↑, DTACK ↑ | 3 | 16 | ns | | t <sub>PHL</sub> <sup>5</sup> | CLKIN ↓ to CLKOUT ↓ | 0 | 11 | ns | | t <sub>PLH</sub> <sup>5</sup> | CLKIN 个 to CLKOUT 个 | 0 | 11 | ns | | t <sub>PHL</sub> <sup>6</sup> | CLKIN ↑ to CLKOUT ↓ | 0 | 11 | ns | | t <sub>PLH</sub> <sup>6</sup> | CLKIN ↓ to CLKOUT ↑ | 0 | 11 | ns | | t <sub>SU</sub> <sup>3</sup> | DTACK ↓ to 24MHz ↑, setup time | 12 | | ns | | t <sub>H</sub> <sup>3</sup> | 24MHz ↑ to DTACK ↑, hold time | 20 | | ns | | t <sub>SUR</sub> | Setup time from $\overline{\rm RCS} \downarrow$ to 24MHz $\downarrow$ | 7 | | ns | | t <sub>WM</sub> | MRST pulse width low | 5 | | ns | | t <sub>WC</sub> | CLKIN pulse width | 12 | | ns | | f <sub>MAX</sub> | Maximum CLKIN frequency | | 40 | MHz | #### Notes: - 1. Maximum allowable relative shift equals 50mV. - 2. All specifications valid for radiation dose ≤ 1E6 rads(Si). - 3. Guaranteed by design but not tested. # **Packaging** ## **Side-Brazed Packages** # **Flatpack Packages** # **Ordering Information** #### Notes: - 1. Lead finish (A, C or X) must be specified. - 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory. - 4. Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A. # **Revision History** | Date | Revision # | Author | Change Description | Page # | |------|------------|--------|--------------------|--------| | | | | | | | | | | | | | | | | | | | | | | | | ## **Datasheet Definitions** | | Definition | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advanced Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . | | Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available. | | Datasheet | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes. | Frontgrade Technologies Proprietary Information Frontgrade Technologies (Frontgrade or Company) reserves the right to make changes to any products and services described herein at any time without notice. Consult a Frontgrade sales representative to verify that the information contained herein is current before using the product described herein. Frontgrade does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by the Company; nor does the purchase, lease, or use of a product or service convey a license to any patents rights, copyrights, trademark rights, or any other intellectual property rights of the Company or any third party.