# FRONTGRADE DATASHEET UT54ACS3G99S Triple ManyGate Configurable Logic Gate 4/1/2016 Version #: 1.01 #### **Features** - Voltage Supply: 3.0V to 5.5V - · Advanced CMOS technology - · Schmitt Trigger Inputs - · Tri-State Outputs - ESD rating HBM: 2000V, Class 2 - Operational environment: - > Total dose: 1 Mrad(Si) - > Latchup immune (LET <= 100 MeV-cm2/mg) - · Packaging: - > 20-lead flatpack - Standard Microelectronics Drawing (SMD) 5962-15238 - · QMLQ, V #### Introduction The UT54ACS3G99S is Frontgrade Triple, Combinatorial, ManyGate Configurable Logic Gate with Schmitt Trigger inputs and Tri-State outputs. The output-enable pin /OEn is active LOW. The sixteen possible combinations of the four inputs An-Dn determine one of sixteen Yn output states when /OEn is LOW=Vss. The outputs Yn are disabled when /OEn is HIGH=Vpd. The ManyGate device logic functions are pin configurable by applying either a logic HIGH (V<sub>DD</sub>) or LOW (V<sub>SS</sub>) to the logic input pins as noted. Three identical, independently configurable combinatorial logic blocks are included in the UT54ACS3G99S, as shown in the logic diagram of Figure 1. The nine basic Boolean logic functions in each logic block are listed here as follows: AND, NAND, OR, NOR, XOR, XNOR, MUX, inverter, and buffer. All sixteen logic functions are described in Tables 2-9. The UT54ACS3G99S triple, configurable, combinatorial logic gate is available in a small form factor, 20-lead ceramic flatpack and operates on a power supply range of 3.0V to 5.5V. Figure 1: UT54ACS3G99S Logic Diagram # 1) Pin Definition/Description #### **Table 1. Pin Naming** | Pin No. | Name | Description | |-----------|-----------------|--------------------------| | 7, 8, 9 | /OEn | Active LOW output enable | | 2, 11, 16 | An | A input | | 3, 12, 17 | Bn | B input | | 4, 13, 18 | Cn | C input | | 5, 14, 19 | Dn | D input | | 1, 6, 15 | Yn | 3-State Output | | 20 | V <sub>DD</sub> | Power supply pin | | 10 | V <sub>SS</sub> | Ground pin | Figure 2: UT54ACS3G99S Pinout Diagram # 2) Functional Truth Tables and Operational Modes Table 2. Combinatorial Truth Table An, Bn, Cn, Dn to n=1,2,3 of Storage Element Yn Output | Dn | Cn | Bn | An | Output to DIN | |----|----|----|----|---------------| | L | L | L | L | L | | L | L | L | Н | Н | | L | L | Н | L | L | | L | L | Н | Н | Н | | L | Н | L | L | L | | L | Н | L | Н | L | | L | Н | Н | L | Н | | L | Н | Н | Н | Н | | Н | L | L | L | Н | | Н | L | L | Н | L | | Н | L | Н | L | Н | | Н | L | Н | Н | L | | Н | Н | L | L | Н | | Н | Н | L | Н | Н | | Н | Н | Н | L | L | | Н | Н | Н | Н | L | # **Applications Information** ## Table 3. Equivalent Logic Functions Created from Table 2 | Primary Logic Function | Complementary Logic Function | Table | |------------------------------------------------|-------------------------------------------|-------| | 3-state buffer | | 4 | | 3-state inverter | | 5 | | 3-state 2-in-1 data selector MUX | | 6 | | 3-state 2-in-1 data selector MUX, inverted out | | 6 | | 3-state 2-input AND | 3-state 2-input NOR, both inputs inverted | 7 | | 3-state 2-input AND, one input inverted | 3-state 2-input NOR, one input inverted | 7 | | 3-state 2-input AND, both inputs inverted | 3-state 2-input NOR | 7 | | 3-state 2-input NAND | 3-state 2-input OR, both inputs inverted | 8 | | 3-state 2-input NAND, one input inverted | 3-state 2-input OR, one input inverted | 8 | | 3-state 2-input NAND, both inputs inverted | 3-state 2-input OR | 8 | | 3-state 2-input XOR, both inputs inverted | | 9 | #### **Table 4. 3-State Buffer Functions** | Function | А | В | С | D | |----------------|-------|-------|-------|-------| | 3-State Buffer | Input | X | L | L | | | Х | Input | Н | L | | /OEn | L | Н | Input | L | | /OEn — | Н | L | Input | Н | | A B C D | Н | X | L | Input | | A, B, C, D Y | Х | L | Н | Input | | | L | L | x | Input | **Table 5. 3-State Inverter Buffer Functions** | Function | А | В | С | D | |-------------------------|-------|-------|-------|-------| | | Input | X | L | Н | | 3-State inverter buffer | х | Input | Н | Н | | | L | Н | Input | Н | | /OEn ——— | н | L | Input | L | | 29 | н | Х | L | Input | | A, B, C, D Y | Х | Н | Н | Input | | | н | н | x | Input | **Table 6. 3-State MUX Functions** | Function | А | В | С | D | |------------------------------------------------------------------------|--------------------|--------------------|--------------------|---| | 3-State 2-to-1, Data Selector Mux A/B Input 1 Input 2 | Input 1 or Input 2 | Input 1 or Input 2 | Input 1 or Input 2 | L | | 3-State 2-to-1, Data Selector Mux, Inverted Out A/B Input 1 Input 2 | Input 1 or Input 2 | Input 1 or Input 2 | Input 1 or Input 2 | Н | ### **Table 7. 3-State AND/NOR Functions** | #IN | AND | NOR | А | В | С | D | |-----|----------------------------|------------------------|--------------------|--------------------|--------------------|--------| | 2 | /OEn INPUT1 INPUT2 Y | /OEn INPUT1 Y | L<br>L | Input 1<br>Input 2 | Input 2<br>Input 1 | LL | | 2 | /OEn INPUT1 Y | /OEn INPUT1 INPUT2 Or | Input 2 H | L Input 1 | Input 1<br>Input 2 | L<br>H | | 2 | /OEn INPUT1 INPUT2 Y | /OEn INPUT1 Y INPUT2 | Input 1 H | L Input 2 | Input 2<br>Input 1 | L<br>H | | 2 | /OEn INPUT1 — Y INPUT2 — Y | /OEn INPUT1 INPUT2 | Input 1<br>Input 2 | нн | Input 2<br>Input 1 | H<br>H | #### **Table 8. 3-State NAND/OR Functions** | #IN | NAND | OR | А | В | С | D | |-----|-----------------------|---------------|--------------------|--------------------|--------------------|--------| | 2 | /OEn INPUT1 INPUT2 | /OEn INPUT1 Y | L<br>L | Input 1<br>Input 2 | Input 2<br>Input 1 | Н | | 2 | /OEn INPUT1 O J Y | /OEn INPUT1 Y | Input 2 H | L Input 1 | Input 1<br>Input 2 | НL | | 2 | /OEn INPUT1 INPUT2 Y | /OEn INPUT1 Y | Input 1 H | L Input 2 | Input 2<br>Input 1 | нц | | 2 | /OEn INPUT1 Y | /OEn | Input 1<br>Input 2 | H<br>H | Input 2<br>Input 1 | L<br>L | **Table 9. 3-State XOR/XNOR Functions** | #IN | XOR/XNOR Function | А | В | С | D | |-----|-------------------|--------------------|--------------------|--------------------|--------------------| | | /OEn | Input 1<br>Input 2 | X<br>X | L<br>L | Input 2<br>Input 1 | | 2 | INPUT1 Y | x<br>x | Input 1<br>Input 2 | н<br>н | Input 2<br>Input 1 | | | | L<br>L | H<br>H | Input 1<br>Input 2 | Input 2<br>Input 1 | | 2 | /OEn INPUT1 Y | н | L | Input 1 | Input 2 | | 2 | /OEn INPUT1 Y | н | L | Input 1 | Input 2 | | 2 | /OEn INPUT1 Y | Н | L<br>L | Input 1<br>Input 2 | Input 2<br>Input 1 | # 4) Operational Environment #### **Table 10. Radiation** | Parameter | Limit | Units | |------------------------------|--------|-------------------------| | Total Ionizing Dose (TID) | 1.0E6 | rad(Si) | | Single Event Latchup (SEL) | >100 | MeV-cm <sup>2</sup> /mg | | Neutron Fluence <sup>1</sup> | 1.0E13 | n/cm² | #### Note: 1. Guaranteed by Characterization # 5) Absolute Maximum Ratings #### Table 11. Absolute Maximum Ratings Table1 | Symbol | Parameter | Limit | Unit | |------------------|---------------------------------------------------------|----------------------------------|------| | V <sub>DD</sub> | Positive Output Supply Voltage | -0.3 to 7.0 | V | | V <sub>IO</sub> | Voltage on an Input pin during operation | -0.3 to (V <sub>DD</sub> + 0.3V) | V | | I <sub>I/O</sub> | DC input/output Current | +/-10 | mA | | <del>O</del> JC | Thermal resistance, junction-to-case | 15 | °C/W | | T <sub>J</sub> | Junction Temperature2 | +175°C | °C | | T <sub>STG</sub> | Storage Temperature | -65°C to+150°C | °C | | $P_D^3$ | Maximum package power dissipation permitted at Tc=125°C | 1 | W | #### Notes: - Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. - 2. Maximum junction temperature may be increased to +175°C during burn-in and life test. - 3. Test per MIL-STD-883, Method 1012. # 6) Recommended Operating Conditions #### **Table 12. Recommended Operating Conditions** | Symbol | Parameter | Limit | Unit | |---------------------------------|--------------------------------|------------------------|------| | $V_{DD}$ | Positive Output Supply Voltage | 3.0 to 5.5 | V | | V <sub>IN</sub> | Input Voltage on any pin | 0.0 to V <sub>DD</sub> | V | | T <sub>C</sub> | Case Temperature Range | -55 to +125 | °C | | t <sub>R</sub> , t <sub>F</sub> | Input Rise/Fall time (20%/80%) | <1 | sec | # 7) 3.3V DC Characteristics $(V_{DD}=3.3V\pm0.3V, -55^{\circ}C < T_{C} < +125^{\circ}C)$ ; Unless otherwise noted, Tc is per the temperature range ordered For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured #### Table 13. 3.3V DC Electrical Characteristics Table 1,3,4 | Symbol | Parameter | Condition | MIN | MAX | Unit | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------|---------------------|--------| | V <sub>T+</sub> | Positive going input voltage threshold1 | | | 0.7*V <sub>DD</sub> | V | | V <sub>T</sub> - | Negative going input voltage threshold1 | | 0.3*V <sub>DD</sub> | | V | | $V_{H}$ | Hysteresis Voltage | | 0.3 | | V | | $V_{OL}^2$ | Low-level output voltage | $I_{OL}$ = 100 $\mu$ A $V_{DD}$ from 3.0V to 3.6V | | 0.25 | V | | V <sub>OH</sub> <sup>2</sup> | High-level output voltage | I <sub>OH</sub><br>= -100μA<br>V <sub>DD</sub> from 3.0V to 3.6V | V <sub>DD</sub> - 0.25 | | V | | I <sub>IN</sub> | Input leakage current | $V_{IN} = V_{DD}$ or GND,<br>$V_{DD} = 0.0V$ to 3.6V | -1 | +1 | μΑ | | I <sub>OS</sub> <sup>3,4</sup> | Output Short Circuit Current | $V_{OUT} = V_{DD} + V_{SS}$ | -200 | +200 | mA | | I <sub>OL</sub> <sup>5</sup> | Low level output current (sink) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$<br>$V_{DD}$ from 3.0V to 3.6V | 8 | | mA | | I <sub>OH</sub> <sup>5</sup> | High level output current (source) | $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{OH} = V_{DD} - 0.4V$ $V_{DD} \text{ from } 3.0V \text{ to } 3.6V$ | -8 | | mA | | I <sub>OZ</sub> | Output Three-State Current $ \begin{array}{c} \text{Device Enabled,} \\ \text{V}_{\text{OUT}} = \text{OV or V}_{\text{DD}}, \\ \text{V}_{\text{DD}} = 3.6 \text{V} \end{array} $ | | -5 | +5 | μΑ | | I <sub>DDQ</sub> | Quiescent Supply Current Pre-Rad (Device Type 01 & 02) | | | 10 | μΑ | | | Quiescent Supply Current Post-Rad (Device Type 01) | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = V_{DD} \text{ MAX}$ | | 25 | μΑ | | | Quiescent Supply Current Post-Rad (Device Type 02) | | | 130 | μΑ | | P <sub>total</sub> 5,6 | Power dissipation | C <sub>L</sub> = 78pF | | 3.0 | mW/MHz | | C <sub>IN</sub> <sup>6</sup> | Input capacitance | | | 15 | pF | | C <sub>OUT</sub> <sup>7</sup> | Output capacitance | | | 15 | pF | - 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: VIH = VIH(min) + 20%, -0%; VIL = VIL(max) + 0%, 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to VIH(min) and VIL(max). - 2. Per MIL-PRF-38535, for current density <=5.0E5 amps/cm2, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/MHz. - 3. Supplied as a design limit but not guaranteed or tested. - 4. Not more than one output may be shorted at a time for maximum duration of one second. - 5. Guaranteed by characterization but not tested. - 6. Power dissipation specified per switching output. - 7. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum. # 8) 5.0V DC Characteristics $(V_{DD} = 5.0V \pm 0.5V, -55^{\circ}C < T_{C} < +125^{\circ}C)$ ; Unless otherwise noted, Tc is per the temperature range ordered #### Table 14. 5V DC Electrical Characteristics Table 1,3,4 | Symbol | Parameter | Condition | MIN | MAX | Unit | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------|---------------------|--------| | V <sub>T+</sub> | Positive going input voltage threshold1 | | | 0.7*V <sub>DD</sub> | V | | V <sub>T</sub> - | Negative going input voltage threshold1 | | 0.3*V <sub>DD</sub> | | V | | V <sub>H</sub> | Hysteresis Voltage | | 0.3 | | V | | V <sub>OL</sub> <sup>2</sup> | Low-level output voltage | $I_{OL} = 100 \mu A; V_{DD}$ from 5.0V to 5.5V | | 0.25 | V | | V <sub>OH</sub> <sup>2</sup> | High-level output voltage IOH = $-100\mu$ A; $V_{DD}$ from 5.0V to 5.5V | | V <sub>DD</sub> - 0.25 | | V | | I <sub>IN</sub> | Input leakage current $V_{IN} = V_{DD}$ or GND; $V_{DD} = 5.0V$ to $5.5V$ | | -1 | +1 | μΑ | | los <sup>3,4</sup> | Output Short Circuit Current | $V_{OUT} = V_{DD} + V_{SS}$ -3 | | +300 | mA | | IOL5 | $V_{IN} = V_{DD} \text{ or } V_{SS};$ Low level output current (sink) $V_{OL} = 0.4V; \\ V_{DD} \text{ from } 5.0V \text{ to } 5.5V$ | | -12 | | mA | | IOH5 | High level output current (source) Device Enabled; $V_{OUT} = 0V \text{ or } V_{DD};$ $V_{DD} = 5.5V$ $V_{OH} = V_{DD} - 0.4V$ | | 12 | | mA | | IOZ | Output Three-State Current | $V_{IN} = V_{DD}$ or $V_{SS}$ ;<br>$V_{DD}$ from 5.0V to 5.5V | -5 | +5 | μΑ | | IDDQ | Quiescent Supply Current Pre-Rad (Device Type 01 & 02) | | | 10 | μΑ | | | Quiescent Supply Current Post-Rad (Device Type 01) | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = V_{DD} \text{ MAX}$ | | 25 | μΑ | | | Quiescent Supply Current Post-Rad (Device Type 02) | יייין טט א – טט איייין איייין טט א | | 130 | μΑ | | P <sub>total</sub> <sup>5,6</sup> | Power dissipation <sup>5,6</sup> C <sub>L</sub> = 78pF | | | 3.0 | mW/MHz | | C <sub>IN</sub> <sup>6</sup> | Input capacitance | | | 15 | pF | | C <sub>OUT</sub> <sup>7</sup> | Output capacitance | | | 15 | pF | - 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: VIH = VIH(min) + 20%, 0%; VIL = VIL(max) + 0%, 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to VIH(min) and VIL(max). - 2. Per MIL-PRF-38535, for current density <=5.0E5 amps/cm2, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/MHz. - 3. Supplied as a design limit but not guaranteed or tested. - 4. Not more than one output may be shorted at a time for maximum duration of one second. - 5. Guaranteed by characterization but not tested. - 6. Power dissipation specified per switching output. - 7. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum. # 9) AC Electrical Characteristics $(V_{DD}=3.0V \text{ to } 5.5V, -55^{\circ}\text{C} < \text{Tc} < +125^{\circ}\text{C})$ ; Unless otherwise noted, Tc is per the temperature range ordered #### Table 15. AC Electrical Table for the 3G99S | Symbol | Parameter | Condition | Minimum | Maximum | Unit | |------------------|-----------------------------|--------------|---------|---------|------| | t <sub>PLH</sub> | A, B, C, Dn to Yn | 3.0V to 3.6V | | 18.5 | ns | | | | 4.5V to 5.5V | | 13 | ns | | t <sub>PHL</sub> | A, B, C, Dn to Yn | 3.0V to 3.6V | | 20.5 | ns | | | | 4.5V to 5.5V | | 15 | ns | | t <sub>PZL</sub> | /OEn low to Yn | 3.0V to 3.6V | | 13.5 | ns | | | | 4.5V to 5.5V | | 9.5 | ns | | t <sub>PZH</sub> | /OEn low to Yn | 3.0V to 3.6V | | 14.5 | ns | | | | 4.5V to 5.5V | | 10.5 | ns | | t <sub>PLZ</sub> | /OEn high to Yn three-state | 3.0V to 3.6V | | 12 | ns | | | | 4.5V to 5.5V | | 10 | ns | | | /OEn high to Yn three-state | 3.0V to 3.6V | | 16 | ns | | t <sub>PHZ</sub> | | 4.5V to 5.5V | | 13 | ns | Figure 3. Test Load #### Note: 1. $C_L = 78$ pF minimum or equivalent (includes scope probe and test socket). Measurement of data output occurs at the low to high or high to low transition mid-point, typically $V_{DD}/2$ . #### **Propagation Delay** #### Enable/Disable Times Figure 4. Timing Diagram - 1. $VREF = V_{DD}/2$ - 2. CL = 78 pF or equivalent (includes probe and jig capacitance). - 3. ISRC is set to -1 mA and ISNK is set to +1 mA for tPHL and tPLH measurements. - 4. Input signal from pulse generator: VIN = 0.0V to $V_{DD}$ ; f $\leq$ 10 MHz; tr = 1.0 ns/V $\pm$ 0.3 ns/V $\pm$ 0.3 ns/V; tr and tf shall be measured from0.1 $V_{DD}$ to 0.9 $V_{DD}$ and from 0.9 $V_{DD}$ to 0.1 $V_{DD}$ , respectively. - 5. Equivalent tst circuit means that DUT performance will be correlated and remain guaranteed to the applicable test circuit, above, whenever a test platform change necessitates a deviation from the applicable test circuit. Figure 5. 20-lead Ceramic Flatpack - 1. All exposed metalized areas must be gold plated over electrically plated nickel per MIL-PRF-38535. - 2. The lid is electrically connected to V<sub>SS</sub>. - 3. Lead finishes are in accordance with MIL-PRF-38535. - 4. Dimensions symbology is in accordance with MIL-PRF-38535. - 5. Lead position and coplanarity are not measured - 6. ID mark symbol is vendor option: No Alphanumerics. # **UT54ACS3G99S ManyGate™ Logic Gate** - 1. Lead finish (A, C, or X) must be specified. - 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - 3. Prototype flow per Frontgrade Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed. - 4. HiRel Temperature Range flow per Frontgrade Manufacturing Flows Document. Devices are tested at -55°C, room temp, and +125°C. Radiation neither tested nor guaranteed. # 11) UT54ACS3G99S ManyGate™ Logic Gate: SMD - 1. Lead finish (A, C, or X) must be specified. - 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory. - 4. Device Type 02 is only offered with a TID tolerance guarantee of 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 01 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A. # **Revision History** | Date | Revision # | Author | Change Description | Page # | |-------|------------|--------|----------------------------------------------------------------------------|-------------------| | 7/15 | 0.1.0 | BM | Posted Advanced Datasheet | | | 10/15 | 0.2.0 | BM | Table 7-8-9 edits to existing logic diagrams. Added to Introduction. | 1, 6, 7, 8 | | 12/15 | 0.3.0 | вм | Added Device Type 02 to the DC Characteristics table and order information | 10, 11, 12,<br>16 | | 1/16 | 0.4.0 | ВМ | Replaced Figure 3 | 12 | | 4/16 | 1.0.0 | ВМ | QML Q&V qualified | 1 | ## **Datasheet Definitions** | | Definition | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advanced Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . | | Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available. | | Datasheet | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes. | The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited. Frontgrade Colorado Springs LLC (Frontgrade) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.